# Spyglass CDC

# 1- Clock\_reset\_integrity Goal

### Clock check01

Potential glitch in clock tree due to unexpected gates in clock tree

This schematic was generated from:

Rule: Clock\_check01: Flags unexpected gates in a clock tree

Message: Unexpected XOR gate (at slave.RxClkEscOut) in clock tree of flop (output net slave.sync\_RstEscRx.SyncReg2)



#### > Solution:

We need this gate to recover clock from the data. Waive this warning.

## Clock\_check04

Both positive and negative edges of clocks used in the same deign.

#### > Solution:

We need to use both edges in the low power blocks to achieve target functionality.

Waive this warning.

# 2- Cdc\_verify\_struct Goal

# • Ar\_unsync01

Reports unsynchronized reset signals in the design.

> Solution:

Adding reset synchronization to the different domains in the design.

# • Ac\_glitch03

Reports clock domain crossings subject to glitches.



Outputs from combinational circuit input to synchronizers which cause glitches.

## > Solution:

Adding FFs to each output of the block before the synchronizers.

### Ac\_conv01

Checks for sequential convergence of properly synchronized control crossings.

This schematic was generated from:

Rule: Ac\_conv01: Checks sequential convergence of same-domain signals synchronized in the same destination domain

Message: 2 synchronizers (slave.sync\_HsDecoderEn.sync\_reg1[0],slave.sync\_HSDeserEn.sync\_reg1[0]) converge on flop 'slave.hs\_deserializer.temp\_polarity[6]'

This schematic was generated from:

Rule: Ac\_conv01: Čhecks sequential convergence of same-domain signals synchronized in the same destination domain

Message: 2 synchronizers (slave.sync\_HsDecoderEn.sync\_reg1[0], slave.sync\_HsSeqDetectorEn.sync\_reg1[0]) converge on flop 'slave.sequence\_detector.symbol\_count[3]'



This schematic was generated from:

Rule: Ac\_conv01: Checks sequential convergence of same-domain signals synchronized in the same destination domain

Message: 3 synchronizers (slave.sync\_CmdDone.sync\_reg1[0].slave.sync\_SerReadyEsc.sync\_reg1[0]...) converge on MUX 'slave.slave\_fsm\_inst.TxReadyEsc'



This schematic was generated from:

Rule: Ac\_conv01: Checks sequential convergence of same-domain signals synchronized in the same destination domain Message: 10 synchronizers (slave.sync\_EscSerEn.sync\_reg1[0],slave.sync\_EscEncoderEn.sync\_reg1[0]...) converge on flop 'slave.EscEncoder\_U0.data\_C'



### > Solution:

Since these signals are not functionally related, convergence checks are not required

no\_convergence\_check -name {slave.HsDecoderEn\_sync slave.HsSeqDetectorEn\_sync} #not related
no\_convergence\_check -name {slave.HsDecoderEn\_sync slave.HsDeserEn\_sync} #not related
no\_convergence\_check -name {slave.SerReadyEsc\_Sync slave.Goodone\_sync slave.SerlastBit\_sync} #not related
no\_convergence\_check -name {slave.EscSeqCtr\_sync slave.EscEncoderDataValid\_sync slave.EscEncoderEn\_sync slave.EscSerEn\_sync slave.EscSerSeqSelSync} #not related

# • Ac\_conv02

Checks for combinational convergence of properly synchronized control crossings.

Output signals from the same block synchronized to a block in another domain.

This schematic was generated from:

Rule: Ac\_conv02: Checks combinational convergence of same-domain signals synchronized in the same destination domain

Message: 2 synchronizers (slave.sync\_EscEncoderEn.sync\_reg1[0], slave.sync\_EscEncoderDataValid.sync\_reg1[0]) converge on flop 'slave.EscEncoder\_U0.data\_A'. Gray encoding check: 'DISABLED'



This schematic was generated from:

Rule: Ac\_conv02: Checks combinational convergence of same-domain signals synchronized in the same destination domain

Message: 6 synchronizers (slave.sync\_EscSeqCtr.sync\_reg1[1:0].slave.sync\_EscSeqCtr.sync\_reg1[7:4]) converge on flop 'slave.SeqBit'. Gray encoding check: 'DISABLED'



Rule: Ac\_conv02: Checks combinational convergence of same-domain signals synchronized in the same destination domain

Message: 4 synchronizers (slave.sync\_lnRxTriggerEsc.sync\_reg1[0],slave.sync\_lnRxUlpsEsc.sync\_reg1[0]...) converge on combinational gate 'slave.slave\_fsm\_inst.nextState[2]'.

Gray encoding check: 'DISABLED'



This schematic was generated from:

Rule: Ac\_conv02: Checks combinational convergence of same-domain signals synchronized in the same destination domain

Message: 3 synchronizers (slave.sync\_DetectedSeq.sync\_reg1[2:0]) converge on combinational gate 'slave.RxSyncHS'. Gray encoding check: 'DISABLED'



This schematic was generated from:

Rule: Ac\_conv02: Checks combinational convergence of same-domain signals synchronized in the same destination domain

Message: 4 synchronizers (slave.sync\_TxTriggerEsc.sync\_reg1[3:0]) converge on combinational gate 'slave.slave\_fsm\_inst.EscSeqCtr\_Intermediate[0]'. Gray encoding check: 'DISABLED'



#### > Solution:

For each warning, we make sure in the design that these signals are grey encoded.

```
cdc_attribute -exclusive {slave.TxTriggerEsc[3:0]} #gray encoded cdc_attribute -exclusive {slave.ErrEsc slave.RxLpdtEsc slave.RxUlpsEsc slave.RxTriggerEsc[0]} #gray encoded cdc_attribute -exclusive {slave.EscEncoderDataValid slave.EscEncoderEn} #gray encoded cdc_attribute -exclusive {slave.EscSeqCtr[7:0]} #gray encoded cdc_attribute -exclusive {slave.sync_DetectedSeq.sync_reg1[0:2]} #gray encoded
```

### • Ac\_conv03

Checks different-domain signals synchronized in the same destination domain and are converging.

This schematic was generated from:

Rule: Ac\_conv03: Checks different-domain signals synchronized in the same destination domain and are converging

Message: 8 synchronizers (slave.sync\_DetectedSeq.sync\_reg1[2:0],slave.sync\_InRxTriggerEsc.sync\_reg1[0] ...) converge on combinational gate 'slave.slave\_fsm\_inst.nextState[2]'



This schematic was generated from:

Rule: Ac\_conv03: Checks different-domain signals synchronized in the same destination domain and are converging

Message: 9 synchronizers (slave.sync\_TxReqEsc.sync\_reg1[0],slave.sync\_TxUlpsEsc.sync\_reg1[0]...) converge on combinational gate slave.slave\_fsm\_inst.nextState[5]\*



This schematic was generated from:

Rule: Ac\_conv03: Checks different-domain signals synchronized in the same destination domain and are converging

Message: 7 synchronizers (slave.sync\_LpFsmStop.sync\_reg1[0],slave.sync\_TxValidEsc.sync\_reg1[0]...) converge on combinational gate
'slave.slave fsm inst.nextState[0]'



#### > Solution:

For each warning, the signals involved are unrelated and do not change simultaneously; therefore, a convergence check is not required

no\_convergence\_check -name {slave.InErrEsc\_sync slave.InRxLpdtEsc\_sync slave.InRxUlpsEsc\_sync slave.InRxTriggerEsc\_sync[0] slave.CmdDone\_sync slave.Detectedseq\_sync[2:0]} #mot related no\_convergence\_check -name {slave.ForceRxmodeSync slave.ForceTxStopmodeSync slave.TxLpdtEsc\_sync slave.TxRegEsc\_sync slave.IxTriggerEsc\_sync[3] slave.TxUlpsEsc\_sync #mot related no\_convergence\_check -name {slave.LpFsmStop\_sync slave\_slave\_fsm\_inst.TxValidEsc slave.TurDisableSync slave.TxUlpsExit\_sync slave.TxTriggerEsc\_sync[2]} #mot related

## • Clock\_sync05

Reports primary inputs that are multi-sampled.

In the design, inputs A, B, and C are sampled by both the low-power clock and the high-speed clock

#### > Solution:

Sampling of inputs A, B, and C by both the low-power and highspeed clock domains is necessary to enable functionality across different operating modes.

So, waive the warning.

# • Clock\_sync06

Reports primary outputs driven by multiple clock domain flip-flops or latches.

In the design, the outputs related to the contention detection block are driven by both the Rx and Tx domains.

#### > Solution:

The contention detection block monitors inputs from different clock domains to detect any contention errors between them. So, waive the warning.

# 3- Cdc\_verify Goal

### Ac\_ccd01a

Checks data-loss for multi-flop or sync cell or qualifier synchronized clock domain crossings



#### > Solution:

For all these signals, we ensure in the design that each signal is held high or low long enough to be reliably captured by the slow clock domain without data loss.

So, waive this rule.